April 1988 Revised July 1999 #### 74F181 ## **4-Bit Arithmetic Logic Unit** #### **General Description** The 74F181 is a 4-bit Arithmetic logic Unit (ALU) which can perform all the possible 16 logic operations on two variables and a variety of arithmetic operations. It is 40% faster than the Schottky ALU and only consumes 30% as much power. #### **Features** ■ Full lookahead for high-speed arithmetic operation on long words ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | 74F181SC | M24B | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74F181PC | N24A | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.600 Wide | | 74F181SPC | N24C | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbols** # O C<sub>n</sub> A<sub>0</sub> B<sub>0</sub> A<sub>1</sub> B<sub>1</sub> A<sub>2</sub> B<sub>2</sub> A<sub>3</sub> B<sub>3</sub> C<sub>n+4</sub> (8) ### **Connection Diagram** #### **Unit Loading/Fan Out** | B' N | Bara tation | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | | |-------------------------------------|-------------------------------------|------------------|-----------------------------------------|--|--| | Pin Names | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | | $\overline{A}_0$ – $\overline{A}_3$ | A Operand Inputs (Active LOW) | 1.0/3.0 | 20 μA/–1.8 mA | | | | $\overline{B}_0 - \overline{B}_3$ | B Operand Inputs (Active LOW) | 1.0/3.0 | 20 μA/–1.8 mA | | | | S <sub>0</sub> -S <sub>3</sub> | Function Select Inputs | 1.0/4.0 | 20 μA/-2.4 mA | | | | М | Mode Control Input | 1.0/1.0 | 20 μA/-0.6 mA | | | | C <sub>n</sub> | Carry Input | 1.0/5.0 | $20~\mu\text{A/}3.0~\text{mA}$ | | | | $\overline{F}_0 - \overline{F}_3$ | Function Outputs (Active LOW) | 50/33.3 | –1 mA/20 mA | | | | A = B | Comparator Output | OC (Note 1)/33.3 | (Note 1)/20 mA | | | | G | Carry Generate Output (Active LOW) | 50/33.3 | –1 mA/20 mA | | | | P | Carry Propagate Output (Active LOW) | 50/33.3 | –1 mA/20 mA | | | | C <sub>n + 4</sub> | Carry Output | 50/33.3 | −1 mA/20 mA | | | Note 1: OC-Open Collector #### **Functional Description** The 74F181 is a 4-bit high-speed parallel Arithmetic Logic Unit (ALU). Controlled by the four Function Select inputs ( $S_0$ – $S_3$ ) and the Mode Control input (M), it can perform all the 16 possible logic operations or 16 different arithmetic operations on Active HIGH or Active LOW operands. The Function Table lists these operations. When the Mode Control input (M) is HIGH, all internal carries are inhibited and the device performs logic operations on the individual bits as listed. When the Mode Control input is LOW, the carries are enabled and the device performs arithmetic operations on the two 4-bit words. The device incorporates full internal carry lookahead and provides for either ripple carry between devices using the Cn+4 output, or for carry lookahead between packages using the signals $\overline{P}$ (Carry Propagate) and $\overline{G}$ (Carry Generate). In the Add mode, $\overline{P}$ indicates that $\overline{F}$ is 15 or more, while $\overline{G}$ indicates that $\overline{F}$ is 16 or more. In the Subtract mode $\overline{P}$ indicates that $\overline{F}$ is zero or less, while $\overline{G}$ indicates that $\overline{F}$ is less than zero. $\overline{P}$ and $\overline{G}$ are not affected by carry in. When speed requirements are not stringent, the 74F181 can be used in a simple Ripple Carry mode by connecting the Carry output $(C_n+4)$ signal to the Carry input $(C_n)$ of the next unit. For high speed operation the device is used in conjunction with a carry lookahead circuit. One carry lookahead package is required for each group of four 74F181 devices. Carry lookahead can be provided at various levels and offers high speed capability over extremely long word lengths. The A = B output from the device goes HIGH when all four $\overline{F}$ outputs are HIGH and can be used to indicate logic equivalence over four bits when the unit is in the Subtract mode. The A = B output is open collector and can be wired AND with other A = B outputs to give a comparison for more than four bits. The A = B signal can also be used with the $C_{n+4}$ signal to indicate A > B and A < B. The Function Table lists the arithmetic operations that are performed without a carry in. An incoming carry adds a one to each operation. Thus, select code LHHL generates A minus B minus 1 (2s complement notation) without a carry in and generates A minus B when a carry is applied. Because subtraction is actually performed by complementary addition (1s complement), a carry out means borrow; thus a carry is generated when there is no underflow and no carry is generated when there is underflow. As indicated, this device can be used with either active LOW inputs producing active LOW outputs or with active HIGH inputs producing active HIGH outputs. For either case the table lists the operations that are performed to the operands labeled inside the logic symbol. | Operation Table | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------|----------------|--------------------|---------------------------------|------------------------------------------------| | | | | | | Logic | Arithmetic | Arithmetic | | | S <sub>0</sub> | S <sub>1</sub> | S <sub>2</sub> | S <sub>3</sub> | (M=H) | (M=L, C <sub>0</sub> =Inactive) | (M=L, C <sub>0</sub> =Active) | | 9999999 | L | L | L | L | Ā | A minus 1 | A | | - C <sub>n</sub> A <sub>0</sub> B <sub>0</sub> A <sub>1</sub> B <sub>1</sub> A <sub>2</sub> B <sub>2</sub> A <sub>3</sub> B <sub>3</sub> C | Н | L | L | L | Ā ∙ B | A • B minus 1 | A • B | | — M | L | Н | L | L | $\overline{A} + B$ | A • B minus 1 | A • B | | S <sub>0</sub> 74F181 G <b>O</b> | Н | Н | L | L | Logic "1" | minus 1 (2s comp.) | Zero | | $ \mathbf{s}_{2}$ | L | L | Н | L | $\overline{A + B}$ | A plus (A + B) | A plus $(A + \overline{B})$ plus 1 | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Н | L | Н | L | В | A • B plus (A + B) | A • B plus (A + B) plus 1 | | TTTT | L | Н | Н | L | Ā⊕B | A minus B minus 1 | A minus B | | a. All Input Data Inverted | Н | Н | Н | L | A + B | $A + \overline{B}$ | A + B plus 1 | | | L | L | L | Н | Ā∙B | A plus (A + B) | A plus (A + B plus 1 | | | Н | L | L | Н | A⊕B | A plus B | A plus B plus 1 | | | L | Н | L | Н | В | A • B plus (A + B) | $A \bullet \overline{B}$ plus $(A + B)$ plus 1 | | | Н | Н | L | Н | A + B | A + B | A + B plus 1 | | | L | L | Н | Н | Logic "0" | A plus A (2 × A) | A plus A (2 × A) plus 1 | | | Н | L | Н | Н | A • B | A plus A • B | A plus A • B plus 1 | | | L | Н | Н | Н | A • B | A plus A • B | A plus A • B plus 1 | | | Н | Н | Н | Н | Α | A | A plus 1 | | | L | L | L | L | Ā | A | A plus 1 | | -O C <sub>n</sub> A <sub>0</sub> B <sub>0</sub> A <sub>1</sub> B <sub>1</sub> A <sub>2</sub> B <sub>2</sub> A <sub>3</sub> B <sub>3</sub> C <sub></sub> O | Н | L | L | L | $\overline{A + B}$ | A + B | A + B plus 1 | | — M | L | Н | L | L | Ā∙B | $A + \overline{B}$ | A + B plus 1 | | S <sub>0</sub> 74F181 | Н | Н | L | L | Logic "0" | minus 1 (2s comp.) | Zero | | s <sub>2</sub> | L | L | Н | L | •B | A plus (A • B) | A plus A • B plus 1 | | $ S_3$ $F_0$ $F_1$ $F_2$ $F_3$ | Н | L | Н | L | B | A • B plus (A + B) | A • B plus (A + B) plus 1 | | 1 1 1 1 | L | Н | Н | L | A ⊕ B | A minus B minus 1 | A minus B | | b. All Input Data True | Н | Н | Н | L | A • B | A • B minus 1 | A • <del>B</del> | | | L | L | L | Н | $\overline{A} + B$ | A plus A • B | A plus A • B plus 1 | | | Н | L | L | Н | Ā⊕B | A plus B | A plus B plus 1 | | | L | Н | L | Н | В | A • B plus (A + B) | A • B plus (A + B) plus 1 | | | Н | Н | L | Н | A • B | A • B minus 1 | A • B | | | L | L | Н | Н | Logic "1" | A plus A (2 × A) | A plus A (2 × A) plus 1 | | | Н | L | Н | Н | A + B | A plus (A + B) | A plus (A+B) plus 1 | | | L | Н | Н | Н | A + B | A plus (A + B) | A plus (A+B) plus 1 | | | Н | Н | Н | Н | А | A minus 1 | Α Α | | | | | | | | | | | | | | | | | | | | C <sub>n</sub> A <sub>0</sub> B <sub>0</sub> A <sub>1</sub> B <sub>1</sub> A <sub>2</sub> B <sub>2</sub> A <sub>3</sub> B <sub>3</sub> C <sub>n+4</sub> | L<br>H<br>L<br>H | L<br>L<br>H | L<br>L<br>L | S <sub>3</sub> | (M=H)<br>Ā | (M=L, C <sub>0</sub> =Inactive) A minus 1 | (M=L, C <sub>0</sub> =Active) | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-------------|----------------|--------------------|------------------------------------------------|----------------------------------------------| | 5 <sub>2</sub> | H<br>L<br>H<br>L | L<br>H | L | | | A minus 1 | ۸ | | 5 <sub>2</sub> | L<br>H<br>L | Н | | L | | _ | | | 5 <sub>2</sub> | H<br>L | | L | | A + B | A • B minus 1 | A • B | | 5 <sub>2</sub> | L | Н | | L | Ā∙B | A • B minus 1 | A • B | | S <sub>2</sub> S <sub>3</sub> S <sub>0</sub> S <sub>1</sub> S <sub>2</sub> S <sub>3</sub> S <sub>0</sub> S <sub>1</sub> S <sub>2</sub> S <sub>3</sub> S <sub>0</sub> S <sub>1</sub> S <sub>2</sub> S <sub>3</sub> S <sub>1</sub> S <sub>2</sub> S <sub>3</sub> S <sub>1</sub> S <sub>2</sub> S <sub>3</sub> S <sub>1</sub> S <sub>2</sub> S <sub>3</sub> S <sub>3</sub> S <sub>4</sub> | | | L | L | Logic "1" | minus 1 (2s comp.) | Zero | | A All Input Data Inverted; B Input Data True | ш | L | Н | L | Ā∙B | A plus (A + B) | A plus (A + B) plus 1 | | A All Input Data Inverted; B Input Data True | П | L | Н | L | В | A • B plus (A + B) | $A \bullet \overline{B}$ plus $(A + B)$ plus | | A All Input Data Inverted; B Input Data True | L | Н | Н | L | $A \oplus B$ | A plus B | A plus B plus 1 | | | Н | Н | Н | L | A + B | A + B | A + B plus 1 | | | L | L | L | Н | $\overline{A + B}$ | A plus $(A + \overline{B})$ | A plus $(A + \overline{B})$ plus 1 | | | Н | L | L | Н | Ā⊕B | A minus B minus 1 | A minus B | | | L | Н | L | Н | В | $A \bullet B \text{ plus } (A + \overline{B})$ | $A \bullet B$ plus $(A + \overline{B})$ plus | | | Н | Н | L | Н | A + B | $A + \overline{B}$ | $A + \overline{B}$ plus 1 | | | L | L | Н | Н | Logic "0" | A plus A (2 $\times$ A) | A plus A (2 × A) plus 1 | | | Н | L | Н | Н | A • B | A plus A ∙ B | A plus A • B plus 1 | | | L | Н | Н | Н | A • B | A plus A • B | A plus A • B plus 1 | | | Н | Н | Н | Н | Α | Α | A plus 1 | | 1111111 | L | L | L | L | Ā | А | A plus 1 | | -OC, AO BO A1 B1 A2 B2 A3 B3 C | Н | L | L | L | Ā∙B | $A + \overline{B}$ | $A + \overline{B}$ plus 1 | | | L | Н | L | L | $\overline{A + B}$ | A + B | A + B plus 1 | | S <sub>0</sub> 74F181 | Н | Н | L | L | Logic "0" | minus 1 (2s comp.) | Zero | | — s <sub>2</sub> | L | L | Н | L | $\overline{A} + B$ | A plus A • B | A plus A • B plus 1 | | | Н | L | Н | L | В | $A \bullet B \text{ plus } (A + \overline{B})$ | $A \bullet \overline{B}$ plus $(A + B)$ plus | | 1 1 1 1 | L | Н | Н | L | Ā⊕B | A plus B | A plus B plus 1 | | . A Input Data True; B Input Date Inverted | Н | Н | Н | L | A • B | A • B minus 1 | A • B | | | L | L | L | Н | Ā∙B | A plus A • B | A plus A • B plus 1 | | | Н | L | L | Н | A⊕B | A minus B minus 1 | A minus B | | | L | Н | L | Н | B | A • B plus (A + B) | $A \bullet \overline{B}$ plus $(A + B)$ plus | | | Н | Н | L | Н | A • B | A • B minus 1 | A • B | | | L | L | Н | Н | Logic "1" | A plus A (2 $\times$ A) | A plus A (2 × A) plus 1 | | | Н | L | Н | Н | A + B | A plus $(A + \overline{B})$ | A plus $(A+\overline{B})$ plus 1 | | | L | Н | Н | Н | $A + \overline{B}$ | A plus (A + B) | A plus (A+B) plus 1 | | | Н | Н | Н | Н | Α | A minus 1 | Α | # Logic Diagram #### Absolute Maximum Ratings(Note 2) -65°C to +150°C -30 mA to +5.0 mA Storage Temperature -55°C to +125°C Ambient Temperature under Bias Junction Temperature under Bias $-55^{\circ}C$ to $+150^{\circ}C$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 3) -0.5V to +7.0V Input Current (Note 3) Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated $I_{OL}$ (mA) ESD Last Passing Voltage (Min) #### **Recommended Operating Conditions** Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 2: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 3: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | |------------------|---------------------------------|------|-----|------|-------|-----------------|------------------------------------------------------------------------------------------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | V | | Recognized as a HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | | Recognized as a LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | V <sub>OH</sub> | Output HIGH 10% V <sub>C0</sub> | 2.5 | | | V | Min | $I_{OH} = -1 \text{ mA}$ | | | Voltage 5% V <sub>CC</sub> | 2.7 | | | V | IVIIII | $I_{OH} = -1 \text{ mA}$ | | V <sub>OL</sub> | Output LOW 10% V <sub>CC</sub> | ; | | 0.5 | V | N.C | | | | Voltage | | | 0.5 | V | Min | I <sub>OL</sub> = 20 mA | | I <sub>IH</sub> | Input HIGH | | | F 0 | | | V 0.7V | | | Current | | | 5.0 | μА | Max | $V_{IN} = 2.7V$ | | I <sub>BVI</sub> | Input HIGH Current | | | 7.0 | | | 1/ 7.01/ | | | Breakdown Test | | | 7.0 | μА | Max | $V_{IN} = 7.0V$ | | I <sub>CEX</sub> | Output HIGH | | | 50 | | Max | $V_{OUT} = V_{CC} (\overline{F}_n, \overline{G}, \overline{P}, C_{n+4})$ | | | Leakage Current | | | | μА | IVIAX | $V_{OUT} = V_{CC} (F_n, G, P, C_{n+4})$ | | V <sub>ID</sub> | Input Leakage | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ | | | Test | 4.75 | | | V | 0.0 | All Other Pins Grounded | | I <sub>OD</sub> | Output Leakage | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV | | | Circuit Current | | | 3.73 | μΑ | 0.0 | All Other Pins Grounded | | I <sub>IL</sub> | Input LOW Current | | | -0.6 | | | V <sub>IN</sub> = 0.5V (M) | | | | | | -1.8 | | | $V_{IN} = 0.5V (\overline{A}_0, \overline{A}_1, \overline{A}_3, \overline{B}_0, \overline{B}_1, \overline{B}_3)$ | | | | | | -2.4 | mA | Max | $V_{IN} = 0.5V (S_p, \overline{A}_2, \overline{B}_2)$ | | | | | | -3.0 | | | $V_{IN} = 0.5V (C_n)$ | | I <sub>OS</sub> | Output Short-Circuit Current | -60 | | -150 | mA | Max | $V_{OLIT} = 0V (\overline{F}_n, \overline{G}, \overline{P}, C_{n+4})$ | | I <sub>OHC</sub> | Open Collector, Output | | | | | | 001 (1111111111111111111111111111111111 | | OHO | OFF Leakage Test | | | 250 | μΑ | Min | $V_O = V_{CC} (A = B)$ | | I <sub>CCH</sub> | Power Supply Current | | 43 | 65.0 | mA | Max | V <sub>O</sub> = HIGH | | I <sub>CCL</sub> | Power Supply Current | | 43 | 65.0 | mA | Max | V <sub>O</sub> = LOW | ## **AC Electrical Characteristics** | | | | | $T_A = +25^{\circ}C$ | | $T_A = -55^{\circ}C$ | C to +125°C | $T_A = 0^{\circ}C$ | to +70°C | | | |------------------|------------------------------------------------------------|-------|------|----------------------|------|----------------------|-------------|-------------------------|------------------|-----|--| | Symbol Parameter | | | | $V_{CC} = +5.0V$ | 1 | $\rm V_{CC} = +5.0V$ | | | $V_{CC} = +5.0V$ | | | | | | | | $C_L = 50 \ pF$ | | C <sub>L</sub> = | 50 pF | <b>C</b> <sub>L</sub> = | | | | | | Path | Mode | Min | Тур | Max | Min | Max | Min | Max | İ | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 6.4 | 8.5 | 3.0 | 10.0 | 3.0 | 9.5 | ns | | | t <sub>PHL</sub> | $C_n$ to $C_{n+4}$ | | 3.0 | 6.1 | 8.0 | 3.0 | 9.5 | 3.0 | 9.0 | 115 | | | t <sub>PLH</sub> | Propagation Delay | | 5.0 | 10.0 | 13.0 | 5.0 | 15.5 | 5.0 | 14.0 | ns | | | t <sub>PHL</sub> | $\overline{A}$ or $\overline{B}$ to $C_{n+4}$ | Sum | 4.0 | 9.4 | 12.0 | 3.5 | 16.5 | 4.0 | 13.0 | 115 | | | t <sub>PLH</sub> | Propagation Delay | | 5.0 | 10.8 | 14.0 | 5.0 | 17.0 | 5.0 | 15.0 | | | | t <sub>PHL</sub> | $\overline{A}$ or $\overline{B}$ to $C_{n+4}$ | Dif | 5.0 | 10.0 | 13.0 | 4.0 | 15.0 | 5.0 | 14.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 6.7 | 8.5 | 2.5 | 16.0 | 3.0 | 9.5 | | | | t <sub>PHL</sub> | C <sub>n</sub> to <del>F</del> | Any | 3.0 | 6.5 | 8.5 | 2.5 | 12.0 | 3.0 | 9.5 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 5.7 | 7.5 | 2.5 | 9.0 | 3.0 | 8.5 | | | | t <sub>PHL</sub> | $\overline{A}$ or $\overline{B}$ or $\overline{G}$ | Sum | 3.0 | 5.8 | 7.5 | 2.5 | 9.5 | 3.0 | 8.5 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 6.5 | 8.5 | 2.5 | 11.5 | 3.0 | 9.5 | | | | t <sub>PHL</sub> | $\overline{A}$ or $\overline{B}$ to $\overline{G}$ | Dif | 3.0 | 7.3 | 9.5 | 2.5 | 11.0 | 3.0 | 10.5 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 5.0 | 7.0 | 2.5 | 8.5 | 3.0 | 8.0 | | | | t <sub>PHL</sub> | A or B to P | Sum | 3.0 | 5.5 | 7.5 | 3.0 | 9.5 | 3.0 | 8.5 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 5.8 | 7.5 | 2.5 | 11.0 | 3.0 | 8.5 | | | | t <sub>PHL</sub> | A or B to P | Dif | 4.0 | 6.5 | 8.5 | 3.0 | 11.0 | 4.0 | 9.5 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 7.0 | 9.0 | 3.0 | 14.5 | 3.0 | 10.0 | | | | t <sub>PHL</sub> | $\overline{A}_i$ or $\overline{B}_i$ to $\overline{F}_i$ | Sum | 3.0 | 7.2 | 10.0 | 3.0 | 14.5 | 3.0 | 10.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 3.0 | 8.2 | 11.0 | 3.0 | 17.5 | 3.0 | 12.0 | | | | t <sub>PHL</sub> | $\overline{A}_i$ or $\overline{B}_i$ to $\overline{F}_i$ | Dif | 3.0 | 5.0 | 11.0 | 3.0 | 14.5 | 3.0 | 12.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 4.0 | 8.0 | 10.5 | 3.5 | 16.5 | 4.0 | 11.5 | | | | t <sub>PHL</sub> | Any $\overline{A}$ or $\overline{B}$ to Any $\overline{F}$ | Sum | 4.0 | 7.8 | 10.0 | 4.0 | 13.5 | 4.0 | 11.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 4.5 | 9.4 | 12.0 | 3.5 | 17.5 | 4.5 | 13.0 | | | | t <sub>PHL</sub> | Any $\overline{A}$ or $\overline{B}$ to Any $\overline{F}$ | Dif | 3.5 | 9.4 | 12.0 | 3.0 | 14.0 | 3.5 | 13.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | Ì | 4.0 | 6.0 | 9.0 | 3.5 | 14.5 | 4.0 | 10.0 | | | | t <sub>PHL</sub> | A or B to F | Logic | 4.0 | 6.0 | 10.0 | 3.0 | 15.5 | 4.0 | 11.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | | 11.0 | 18.5 | 27.0 | 8.0 | 35.0 | 11.0 | 29.0 | | | | t <sub>PHL</sub> | $\overline{A}$ or $\overline{B}$ to $A = B$ | Dif | 6.0 | 9.8 | 12.5 | 5.5 | 21.0 | 6.0 | 13.5 | ns | | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide Package Number N24C Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com